

# Graphical Processing Units For Deep Learning

The key that gave rise to the era of Artificial Intelligence.

Saransh Agrawal -170921060

# Machine Learning

Conventional Programming



Machine Learning Approach



# Steps in Machine Learning

- 1. Collection and Division of Dataset
- 2. Exploratory Data Analysis
- 3. Pre-Processing of Dataset
- 4. Model formation and Training
- 5. Model Evaluation

# Training a Model



Fig 1: Block diagram of training a

# Logistic Regression



Fig 2: Block diagram including equations for training a ML model

# Deep Neural Network



 W [number of neurons in current layer, number of neurons in previous layer]

Fig 3: Architecture of Deep Neural Network

 https://www.researchgate.net/figure/Artificial-neural-network-architecture-ANN-i-h-1-h-2-h-no fig1 321259051

# Convolution 2D

# Input

| 10 | 10 | 10 | 0 | 0 | 0 |
|----|----|----|---|---|---|
| 10 | 10 | 10 | 0 | 0 | 0 |
| 10 | 10 | 10 | 0 | 0 | 0 |
| 10 | 10 | 10 | 0 | 0 | 0 |
| 10 | 10 | 10 | 0 | 0 | 0 |
| 10 | 10 | 10 | 0 | 0 | 0 |

#### Filter



\*

[3, 3]

# Output

| 0 | 30 | 30 | 0 |
|---|----|----|---|
| 0 | 30 | 30 | 0 |
| 0 | 30 | 30 | 0 |
| 0 | 30 | 30 | 0 |

[4, 4]

[9, 9]

#### Convolutional Neural Network



Fig 4: Architecture of Convolutional network

https://engmrk.com/convolutional-neural-network-3/

#### CPU versus GPU

CPU



Fig 5: Architecture of CPU

- Strong individual cores (more versatile ALU)
- Less number of cores

**GPU** 

| Control | ALU |
|---------|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Cache   |     |     |     |     |     |     |     |     |     |
| Control | ALU |
| Cache   |     |     |     |     |     |     |     |     |     |
| Control | ALU |
| Cache   |     |     |     |     |     |     |     |     |     |
| Control | ALU |
| Cache   |     |     |     |     |     |     |     |     |     |
|         |     |     |     |     |     |     |     |     |     |

DRAM

Fig 6: Architecture of

**GPU** 

- Weak individual cores
- More number of cores

https://www.geeksforgeeks.org/difference-between-cpu-and-

### Why does having more cores make a difference?

- Given an input of size [9,9], if we want to divide it by number 255, say one ALU is capable of completing one division.
- Here, a total of 81 computations need to be done

#### • For CPU:

with 4 available ALU, it will take

= 81/4

= 21 total runs.

#### For GPU:

with 36 available ALU, it will take

= 81/36

= 3 total runs.

<sup>\*</sup> Just for visualization, not actual figures.

#### CPU vs GPU vs High end GPU

#### Intel core i5-8250U

- Cores: 4
- Threads: 8
- Base Frequency: 1.60
   GHz
- MAX Turbo Freq: 3.4 GHz
- RAM: 8GB (MAX 32GB)
- MAX Bandwidth: 37.5 Gb/s

https://ark.intel.com/ content/www/us/en/ark/ products/124967/intel-corei5-8250u-processor-6mcache-up-to-3-40-ghz.html

#### Nvidia GeForce GT-1030

- CUDA cores: 384
- Base clock frequency: 1228
   MHz
- Boost: 1468 MHz
- RAM: 2GB DDR5
- MAX Bandwidth: 48GB/s
- CUDA compute compatibility:6.1

https://www.nvidia.com/en-us/geforce/graphics-cards/gt-1030/specifications/

#### Nvidia T4 Tensor core

- CUDA cores: 2560
- Turing Tensor cores: 320
- Base clock frequency: 585 MHz
- Boost: 1590 MHz
- RAM: 16GB GDDR6
- MAX Bandwidth: 300Gb/s
- CUDA compute compatibility:
   7.5

https://www.nvidia.com/ content/dam/en-zz/Solutions/ Data-Center/tesla-t4/t4-tensorcore-product-brief.pdf

#### Visualization using a CAT vs DOG Model





#### Summary

- 15 Conv2D layers
- 6 Max pooling 2D layers
- 3 Dense layers
- Biggest matrix size = [m, 256, 256, 32]

Total params: 21,463,713

Trainable params: 21,455,521

Non-trainable params: 8,192

### Performance on CPU

#### **Training Conditions:**

- Pre-Processing step: Normalization, divide each pixel by 255.
- Batch size: 16
- 20,000 training images, 5000 test images

Fig 7: CPU Training snapshot

#### Base CPU utilization



#### CPU utilization during



Fig 8: CPU utilization graph (% utilization over 60sec)

#### Performance on NVIDIA GeForce MX150

#### **Training Conditions:**

- Pre-Processing step: Normalization, divide each pixel by 255.
- Batch size: 16
- 20,000 training images, 5000 test images

#### 11 min/epoch

Fig 9: GPU MX150 Training snapshot

NOTE: MX150 and GT-1030 are both based on same chipset (GP-108), the latter is desktop version, while MX-150 is modified for laptops.

GPU utilization during training



Fig 10: GPU MX150 utilization graph (% utilization over 60sec)

#### Increasing Batch size to 32

```
(1) Resource exhausted: OOM when allocating tensor with shape[32,128,64,64] and type float on /job:localhost/replica:0/tas
k:0/device:GPU:0 by allocator GPU_0_bfc
        [[node sequential/conv2d_5/Relu (defined at <ipython-input-13-062747f25914>:10) ]]
Hint: If you want to see a list of allocated tensors when OOM happens, add report_tensor_allocations_upon_oom to RunOptions f
or current allocation info.
0 successful operations.
0 derived errors ignored. [Op:__inference_train_function_2507]
Function call stack:
train_function -> train_function
```

Fig 11: 00M error

<u>OOM error</u>: Out of memory, since tensor of shape [32,128,64,64] could not fit in RAM.

#### Performance on NVIDIA T4

#### **Training Conditions:**

- Pre-Processing step: Normalization, divide each pixel by 255.
- Batch size: 128
- 20,000 training images, 5000 test images

Fig 12: GPU T4 Training snapshot

6.3 min/epoch

# Stochastic VS Batch gradient descent



- A large batch size is better.
- High speed, large capacity RAM accessible to GPU.

Fig 13: Contour plot for decreasing cost by gradient descent

https://towardsdatascience.com/an-introduction-to-gradient-descent-c9cca5739307

# Accuracy



Fig 14(a): Accuracy vs

### Loss



Epoc Fig 14(b): Loss vs eboch

# Bibliography

- 1. Deep Learning: Ian Goodfellow, Yoshua Bengio and Aaron Courville
- Performance on CPU vs GPU for deep learning workloads: Amr Kayid and Yasmeen Khaled: <a href="https://www.researchgate.net/publication/">https://www.researchgate.net/publication/</a>
   <a href="https://www.researchgate.net/publication/">224626495 Using GPUs for machine learning algorithms</a>
- 3. Performance and Scalability of GPU-based Convolutional Neural Networks: Daniel Strigl, Klaus Kofler and Stefan Podlipnig, <a href="http://www.dps.uibk.ac.at/~klaus/Klaus\_Kofler\_-">http://www.dps.uibk.ac.at/~klaus/Klaus\_Kofler\_-</a>
  <a href="mailto:linstitute\_for\_Computer\_Science\_files/GPUCNN.pdf">linstitute\_for\_Computer\_Science\_files/GPUCNN.pdf</a>
- 4. Tensorflow: <a href="https://www.tensorflow.org">https://www.tensorflow.org</a>
- 5. Original Code: <a href="https://github.com/saranshagarwal202/Cats\_versus\_Dogs">https://github.com/saranshagarwal202/Cats\_versus\_Dogs</a>